Espressif Systems /ESP32-S3 /ASSIST_DEBUG /CORE_0_DRAM0_EXCEPTION_MONITOR_0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE_0_DRAM0_EXCEPTION_MONITOR_0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CORE_0_DRAM0_RECORDING_ADDR_00 (CORE_0_DRAM0_RECORDING_WR_0)CORE_0_DRAM0_RECORDING_WR_0

Description

core0 bus busy status regsiter

Fields

CORE_0_DRAM0_RECORDING_ADDR_0

The first dram0’s addr[25:4] status when trigger DRAM busy interrupt

CORE_0_DRAM0_RECORDING_WR_0

The first dram0’s wr status when trigger DRAM busy interrupt

Links

() ()